

SBOS207B - OCTOBER 2001 - REVISED JUNE 2004

# **Stereo Audio Volume Control**

#### **FEATURES**

 DIGITALLY-CONTROLLED ANALOG VOLUME CONTROL:

Two Independent Audio Channels Serial Control Interface Zero Crossing Detection Mute Function

- WIDE GAIN AND ATTENUATION RANGE: +31.5dB to -95.5dB with 0.5dB Steps
- LOW NOISE AND DISTORTION: 120dB Dynamic Range 0.0004% THD+N at 1kHz
- LOW INTERCHANNEL CROSSTALK: -126dBFS
- NOISE-FREE LEVEL TRANSITIONS
- POWER SUPPLIES: ±15V Analog, +5V Digital
- AVAILABLE IN DIP-16 AND SOL-16 PACKAGES
- PIN AND SOFTWARE COMPATIBLE WITH THE PGA2311 AND CIRRUS LOGIC CS3310™

#### APPLICATIONS

- AUDIO AMPLIFIERS
- MIXING CONSOLES
- MULTI-TRACK RECORDERS
- BROADCAST STUDIO EQUIPMENT
- MUSICAL INSTRUMENTS
- EFFECTS PROCESSORS
- A/V RECEIVERS
- CAR AUDIO SYSTEMS

#### DESCRIPTION

The PGA2310 is a high-performance, stereo audio volume control designed for professional and high-end consumer audio systems. The ability to operate from  $\pm 15 \text{V}$  analog power supplies enables the PGA2310 to process input signals with large voltage swings, thereby preserving the dynamic range available in the overall signal path. Using high performance operational amplifier stages internal to the PGA2310 yields low noise and distortion, while providing the capability to drive  $600\Omega$  loads directly without buffering. The three-wire serial control interface allows for connection to a wide variety of host controllers, in addition to support for daisy-chaining of multiple PGA2310 devices.

A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.







This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted(1)

|                                       |                  | PGA2310                                 | UNIT |
|---------------------------------------|------------------|-----------------------------------------|------|
|                                       | V <sub>A</sub> + | +16.0                                   | V    |
| Supply voltage                        | V <sub>A</sub> - | -16.0                                   | V    |
|                                       | V <sub>D</sub> + | +6.5                                    | V    |
| Analog input voltage                  |                  | 0 to V <sub>A</sub> +, V <sub>A</sub> − | V    |
| Digital input voltage                 |                  | −0.3 to V <sub>D</sub> +                | V    |
| Operating temperature range           |                  | -55 to +125                             | °C   |
| Storage temperature range             |                  | -65 to +150                             | °C   |
| Junction temperature                  |                  | +150                                    | °C   |
| Lead temperature (soldering, 10s)     |                  | +300                                    | °C   |
| Package temperature (IR, reflow, 10s) |                  | +235                                    | °C   |

<sup>(1)</sup> Stresses above those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

#### ORDERING INFORMATION(1)

| PRODUCT | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY |           |
|---------|--------------|-----------------------|-----------------------------------|--------------------|--------------------|------------------------------|-----------|
|         | DIP-16       | N                     |                                   | PGA2310PA          | PGA2310PA          | Rails, 25                    |           |
| PGA2310 | 001.40       | 201.40                |                                   | -40°C to +85°C     | PGA2310UA          | PGA2310UA                    | Rails, 48 |
|         | SOL-16       | DW                    |                                   | PGA2310UA          | PGA2310UA/1K       | Tape and Reel, 1000          |           |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum located at the end of this data sheet.



#### **ELECTRICAL CHARACTERISTICS**

At  $T_A = +25^{\circ}C$ ,  $V_A + = +15V$ ,  $V_A - = -15V$ ,  $V_D + = +5V$ ,  $R_L = 100k\Omega$ ,  $C_L = 20pF$ , BW measure = 10Hz to 20kHz, unless otherwise noted.

|                                          |                                                |                          | PGA2310  |                          |          |
|------------------------------------------|------------------------------------------------|--------------------------|----------|--------------------------|----------|
| PARAMETER                                | TEST CONDITIONS                                | MIN                      | TYP      | MAX                      | UNIT     |
| DC CHARACTERISTICS                       |                                                |                          |          |                          |          |
| Step Size                                |                                                |                          | 0.5      |                          | dB       |
| Gain Error                               | Gain Setting = 31.5dB                          |                          | ±0.05    |                          | dB       |
| Gain Matching                            | 3                                              |                          | ±0.05    |                          | dB       |
| Input Resistance                         |                                                |                          | 10       |                          | kΩ       |
| Input Capacitance                        |                                                |                          | 7        |                          | pF       |
| AC CHARACTERISTICS                       |                                                |                          | <u> </u> |                          | ρ.       |
| THD+N                                    | V <sub>IN</sub> = 10V <sub>PP</sub> , f = 1kHz |                          | 0.0004   | 0.001                    | %        |
| Dynamic Range                            | $V_{IN} = AGND$ , Gain = 0dB                   | 116                      | 120      | 0.001                    | dB       |
| Voltage Range, Input and Output          | VIII – NOND, Cam – Cab                         | (V <sub>A</sub> -) + 1.5 | 120      | (V <sub>A</sub> -) - 1.5 | V        |
| Output Noise                             | V <sub>IN</sub> = AGND, Gain = 0dB             | (VA ) 1 1.0              | 9.5      | 13.5                     | μVRMS    |
| Interchannel Crosstalk                   | f = 1kHz                                       |                          | –126     | 10.0                     | dBFS     |
| OUTPUT BUFFER                            | 1 – 17(12                                      |                          | -120     |                          | abi 5    |
| Offset Voltage                           | V <sub>IN</sub> = AGND, Gain = 0dB             |                          | 0.5      | 3                        | mV       |
| Load Capacitance Stability               | VIN = AGIND, GaIN = UUD                        |                          | 1000     | 3                        | pF       |
|                                          |                                                |                          |          |                          |          |
| Short-Circuit Current                    |                                                |                          | 35       |                          | mA       |
| Unity-Gain Bandwidth, Small Signal       |                                                |                          | 1.5      |                          | MHz      |
| DIGITAL CHARACTERISTICS                  |                                                |                          |          | .,                       | .,       |
| High-Level Input Voltage, VIH            |                                                | +2.0                     |          | VD+                      | V        |
| Low-Level Input Voltage, V <sub>IL</sub> |                                                | -0.3                     |          | 0.8                      | V        |
| High-Level Output Voltage, VOH           | $I_O = 200\mu A$                               | (V <sub>D</sub> +) – 1.0 |          |                          | V        |
| Low-Level Output Voltage, VOL            | $I_O = -3.2$ mA                                |                          |          | 0.4                      | V        |
| Input Leakage Current                    |                                                |                          | 1        | 10                       | μΑ       |
| SWITCHING CHARACTERISTICS                |                                                |                          |          |                          |          |
| Serial Clock (SCLK) Frequency            | <sup>t</sup> SCLK                              | 0                        |          | 6.25                     | MHz      |
| Serial Clock (SCLK) Pulse Width Low      | <sup>t</sup> PH                                | 80                       |          |                          | ns       |
| Serial Clock (SCLK) Pulse Width High     | tpL                                            | 80                       |          |                          | ns       |
| MUTE Pulse Width Low                     | tMI                                            | 2.0                      |          |                          | ms       |
| Input Timing                             |                                                |                          |          |                          |          |
| SDI Setup Time                           | tSDS                                           | 20                       |          |                          | ns       |
| SDI Hold Time                            | <sup>t</sup> SDH                               | 20                       |          |                          | ns       |
| CS Falling to SCLK Rising                | tCSCR                                          | 90                       |          |                          | ns       |
| SCLK Falling to CS Rising                | tCFCS                                          | 35                       |          |                          | ns       |
| Output Timing                            |                                                |                          |          |                          |          |
| CS Low to SDO Active                     | <sup>t</sup> CSO                               |                          |          | 35                       | ns       |
| SCLK Falling to SDO Data Valid           | tCFDO                                          |                          |          | 60                       | ns       |
| CS High to SDO High Impedance            | tCSZ                                           |                          |          | 100                      | ns       |
| POWER SUPPLY                             |                                                |                          |          |                          |          |
| Operating Voltage                        |                                                |                          |          |                          | <u> </u> |
| V <sub>A</sub> +                         |                                                | +4.5                     | +15      | +15.5                    | V        |
| V <sub>A</sub> -                         |                                                | -4.5                     | -15      | -15.5                    | V        |
| V <sub>D</sub> +                         |                                                | +4.5                     | +5       | +5.5                     | V        |
| Quiescent Current                        |                                                | ,                        | . •      | . 5.0                    | '        |
| I <sub>A</sub> +                         | V <sub>A</sub> + = +15V                        |                          | 7.5      | 10                       | mA       |
|                                          | V <sub>A</sub> -=-15V<br>V <sub>A</sub> -=-15V |                          | 7.7      | 10                       | mA       |
| IA-                                      |                                                |                          |          |                          |          |
| ID+                                      | V <sub>D</sub> + = +5V                         |                          | 0.8      | 1.5                      | mA       |



# **ELECTRICAL CHARACTERISTICS (continued)**

At  $T_A = +25^{\circ}C$ ,  $V_A + = +15V$ ,  $V_A - = -15V$ ,  $V_D + = +5V$ ,  $R_L = 100k\Omega$ ,  $C_L = 20pF$ , BW measure = 10Hz to 20kHz, unless otherwise noted.

|                                     |                 | PGA2310 |     |      |      |
|-------------------------------------|-----------------|---------|-----|------|------|
| PARAMETER                           | TEST CONDITIONS | MIN     | TYP | MAX  | UNIT |
| TEMPERATURE RANGE                   |                 |         |     |      |      |
| Specified Range                     |                 | -40     |     | +85  | °C   |
| Operating Range                     |                 | -55     |     | +125 | °C   |
| Storage Range                       |                 | -65     |     | +150 | °C   |
| Thermal Resistance, θ <sub>JC</sub> |                 |         |     |      |      |
| DIP-16                              |                 |         | 60  |      | °C/W |
| SOL-16                              |                 |         | 50  |      | °C/W |

#### **PIN CONFIGURATION**



#### **PIN ASSIGNMENTS**

| PIN | NAME              | FUNCTION                                 |
|-----|-------------------|------------------------------------------|
| 1   | ZCEN              | Zero Crossing Enable Input (Active High) |
| 2   | CS                | Chip Select Input (Active Low)           |
| 3   | SDI               | Serial Data input                        |
| 4   | VD+               | Digital Power Supply, +5V                |
| 5   | DGND              | Digital Ground                           |
| 6   | SCLK              | Serial Clock Input                       |
| 7   | SDO               | Serial Data Output                       |
| 8   | MUTE              | Mute Control Input (Active Low)          |
| 9   | V <sub>IN</sub> R | Analog Input, Right Channel              |
| 10  | AGNDR             | Analog Ground, Right Channel             |
| 11  | VoutR             | Analog Output, Right Channel             |
| 12  | V <sub>A</sub> +  | Analog Power Supply, +15V                |
| 13  | V <sub>A</sub> -  | Analog Power Supply, –15V                |
| 14  | VouTL             | Analog Output, Left Channel              |
| 15  | AGNDL             | Analog Ground, Left Channel              |
| 16  | $V_{IN}L$         | Analog Input, Left Channel               |



#### TYPICAL CHARACTERISTICS

At  $T_A = +25^{\circ}C$ ,  $V_A + = +15V$ ,  $V_A - = -15V$ ,  $V_D + = +5V$ ,  $R_L = 100k\Omega$ ,  $C_L = 20pF$ , BW measure = 10Hz to 20kHz, unless otherwise noted.















#### **TYPICAL CHARACTERISTICS (continued)**

At  $T_A = +25^{\circ}C$ ,  $V_A + = +15V$ ,  $V_A - = -15V$ ,  $V_D + = +5V$ ,  $R_L = 100k\Omega$ ,  $C_L = 20pF$ , BW measure = 10Hz to 20kHz, unless otherwise noted.









### **GENERAL DESCRIPTION**

The PGA2310 is a stereo audio volume control. It may be used in a wide array of professional and consumer audio equipment. The PGA2310 is fabricated in a mixed-signal BiCMOS process, as to take advantage of the superior analog characteristics for which it offers.

The heart of the PGA2310 is a resistor network, an analog switch array, and a high-performance bipolar op amp stage. The switches are used to select taps in the resistor network that, in turn, determine the gain of the amplifier stage. Switch selections are programmed using a serial control port. The serial port allows connection to a wide variety of host controllers. Figure 1 shows a functional block diagram of the PGA2310.

#### **POWER-UP STATE**

On power up, all internal flip-flops are reset. The gain byte value for both the left and right channels are set to  $00_{HEX}$ , or mute condition. The gain will remain at this setting until the host controller programs new settings for each channel via the serial control port.

# ANALOG INPUTS AND OUTPUTS

The PGA2310 includes two independent channels, referred to as the left and right channels. Each channel has a corresponding input and output pin. The input and output pins are unbalanced, or referenced to analog ground (either AGNDR or AGNDL). The inputs are named  $V_{IN}R$  (pin 9) and  $V_{IN}L$  (pin 16), while the outputs are named  $V_{OUT}R$  (pin 11) and  $V_{OUT}L$  (pin 14).

The input and output pins may swing within 1.5V of the analog power supplies,  $V_A+$  (pin 12) and  $V_A-$  (pin 13). Given  $V_A+=+15V$  and  $V_A-=-15V$ , the maximum input or output voltage range is  $27V_{PP}$ .

It is important to drive the PGA2310 with a low source impedance. If a source impedance of greater than  $600\Omega$  is used, the distortion performance of the PGA2310 will begin to degrade.



Figure 1. PGA2310 Block Diagram



# SERIAL CONTROL PORT

The serial control port is utilized to program the gain settings for the PGA2310. The serial control port includes three input pins and one output pin. The inputs include  $\overline{\text{CS}}$  (pin 2), SDI (pin 3), and SCLK (pin 6). The sole output pin is SDO (pin 7).

The  $\overline{\text{CS}}$  pin functions as the chip select input. Data may be written to the PGA2310 only when  $\overline{\text{CS}}$  is low. SDI is the serial data input pin. Control data is provided as a 16-bit word at the SDI pin, 8 bits each for the left and right channel

gain settings. Data is formatted as MSB first, straight binary code. SCLK is the serial clock input. Data is clocked into SDI on the rising edge of SCLK.

SDO is the serial data output pin, and is used when daisy-chaining multiple PGA2310 devices. Daisy-chain operation is described in detail later in this section. SDO is a tristate output, and assumes a high impedance state when  $\overline{\text{CS}}$  is high.

The protocol for the serial control port is shown in Figure 2. See Figure 3 for detailed timing specifications of the serial control port.



Figure 2. Serial Interface Protocol



# **GAIN SETTINGS**

The gain for each channel is set by its corresponding 8-bit code, either R[7:0] or L[7:0], see Figure 2. The gain code data is straight binary format. If we let N equal the decimal equivalent of R[7:0] or L[7:0], then the following relationships exist for the gain settings:

#### For N = 0:

Mute Condition. The input multiplexer is connected to analog ground (AGNDR or AGNDL).

#### For N = 1 to 255:

Gain (dB) = 
$$31.5 - [0.5 \cdot (255 - N)]$$

This results in a gain range of +31.5dB (with N = 255) to -95.5dB (with N = 1).

Changes in gain setting may be made with or without zero crossing detection. The operation of the zero crossing detector and timeout circuitry is discussed later in this data sheet.



Figure 3. Serial Interface Timing Requirements



# DAISY-CHAINING MULTIPLE PGA2310 DEVICES

In order to reduce the number of control signals required to support multiple PGA2310 devices on a printed circuit board, the serial control port supports daisy-chaining of multiple PGA2310 devices. Figure 4 shows the connection requirements for daisy-chain operation. This arrangement allows a three-wire serial interface to control many PGA2310 devices.

As shown in Figure 4, the SDO pin from device #1 is connected to the SDI input of device #2, and is repeated for additional devices. This in turn forms a large shift register, in which gain data may be written for all PGA2310s connected to the serial bus. The length of the shift register is 16 x N bits, where N is equal to the number of PGA2310 devices included in the chain. The  $\overline{\text{CS}}$  input must remain low for 16 x N SCLK periods, where N is the number of devices connected in the chain, in order to allow enough SCLK cycles to load all devices.

## ZERO CROSSING DETECTION

The PGA2310 includes a zero crossing detection function that can provide for noise-free level transitions. The concept is to change gain settings on a zero crossing of the input signal, thus minimizing audible glitches. This function is enabled or disabled using the ZCEN input (pin 1). When ZCEN is low, zero crossing detection is disabled. When ZCEN is high, zero crossing detection will be enabled.

The zero crossing detection takes effect with a change in gain setting for a corresponding channel. The new gain setting will not be latched until either two zero crossings are detected, or a timeout period of 16ms has elapsed without detecting two zero crossings. In the case of a timeout, the new gain setting takes effect with no attempt to minimize audible artifacts.



Figure 4. Daisy-Chaining Multiple PGA2310 Devices



#### **MUTE FUNCTION**

The PGA2310 includes a mute function. This function may be activated by either the  $\overline{\text{MUTE}}$  input (pin 8), or by setting the gain byte value for one or both channels to  $00_{\text{HEX}}$ . The  $\overline{\text{MUTE}}$  pin may be used to mute both channels, while the gain setting may be used to selectively mute the left and right channels. Muting is accomplished by switching the input multiplexer to analog ground (AGNDR or AGNDL) with zero crossing enabled.

The  $\overline{\text{MUTE}}$  pin is active low. When  $\overline{\text{MUTE}}$  is low, each channel will be muted following the next zero crossing event or timeout that occurs on that channel. If  $\overline{\text{MUTE}}$  becomes active while  $\overline{\text{CS}}$  is also active, the mute will take effect once the  $\overline{\text{CS}}$  pin goes high. When the  $\overline{\text{MUTE}}$  pin is high, the PGA2310 operates normally, with the mute function disabled.

# **APPLICATIONS INFORMATION**

This section includes additional information that is pertinent to designing the PGA2310 into an end application.

#### RECOMMENDED CONNECTION DIAGRAM

Figure 5 depicts the recommended connections for the PGA2310. Power-supply bypass capacitors should be placed as close to the PGA2310 package as physically possible.



Figure 5. Recommended Connection Diagram



# PRINTED CIRCUIT BOARD LAYOUT GUIDELINES

It is recommended that the ground planes for the digital and analog sections of the printed circuit board (PCB) be separate from one another. The planes should be connected at a single point. Figure 6 shows the recommended PCB floor plan for the PGA2310.

The PGA2310 is mounted so that it straddles the split between the digital and analog ground planes. Pins 1 through 8 are oriented to the digital side of the board, while pins 9 through 16 are on the analog side of the board.



Figure 6. Typical PCB Layout Floor Plan





11-Apr-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing |    | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|--------------------|----|----------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
| PGA2310PA        | ACTIVE | PDIP         | N                  | 16 | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type  | -40 to 85    | PGA2310PA         | Samples |
| PGA2310PAG4      | ACTIVE | PDIP         | N                  | 16 | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type  | -40 to 85    | PGA2310PA         | Samples |
| PGA2310UA        | ACTIVE | SOIC         | DW                 | 16 | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | PGA2310UA         | Samples |
| PGA2310UA/1K     | ACTIVE | SOIC         | DW                 | 16 | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | PGA2310UA         | Samples |
| PGA2310UA/1KG4   | ACTIVE | SOIC         | DW                 | 16 | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | PGA2310UA         | Samples |
| PGA2310UAG4      | ACTIVE | SOIC         | DW                 | 16 | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | PGA2310UA         | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.



### **PACKAGE OPTION ADDENDUM**

11-Apr-2013

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 26-Jan-2013

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PGA2310UA/1K | SOIC            | DW                 | 16 | 1000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Jan-2013



#### \*All dimensions are nominal

| ĺ | Device       | Device Package Type |    | Package Drawing Pins |      |       | Width (mm) | Height (mm) |  |
|---|--------------|---------------------|----|----------------------|------|-------|------------|-------------|--|
|   | PGA2310UA/1K | SOIC                | DW | 16                   | 1000 | 367.0 | 367.0      | 38.0        |  |

DW (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AA.



DW (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC—7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# **Texas Instruments:**

PGA2310PA PGA2310UA PGA2310UA/1K PGA2310UA/1KG4 PGA2310UAG4 PGA2310PAG4