Data Sheet July 23, 2008 FN6521.1 # Ultra Low ON-Resistance, +1.65V to +4.5V, Single Supply, Quad SPDT (Dual DPDT) Analog Switch The Intersil ISL84467 device is a low ON-resistance, low voltage, bidirectional, Quad SPDT (Dual DPDT) analog switch designed to operate from a single +1.65V to +4.5V supply. Targeted applications include battery powered equipment that benefit from low $r_{ON} \, (0.39\Omega)$ and fast switching speeds ( $t_{ON} = 33 \text{ns}, \, t_{OFF} = 16 \text{ns}$ ). The digital logic input is 1.8V logic-compatible when using a single +3V supply. With a supply voltage of 4.2V and logic high voltage of 2.85V at both logic inputs, the part draws only $12\mu\text{A}$ max of ICC current. Cell phones, for example, often face ASIC functionality limitations. The number of analog input or GPIO pins may be limited and digital geometries are not well suited to analog switch performance. This part may be used to "mux-in" additional functionality while reducing ASIC design risk. The ISL84467 is offered in small form factor package, alleviating board space limitations. The ISL84467 consists of four SPDT switches. It is configured as a dual double-pole/double-throw (DPDT) device with two logic control inputs that control two SPDT switches each. The configuration can be used as a dual differential 2-to-1 multiplexer/demultiplexer. **TABLE 1. FEATURES AT A GLANCE** | ISL84467 | | | | | |----------------------------------------|-----------------------------|--|--|--| | Number of Switches | 4 | | | | | SW | Quad SPDT (Dual DPDT) | | | | | 4.3V r <sub>ON</sub> | 0.39W | | | | | 4.3V t <sub>ON</sub> /t <sub>OFF</sub> | 33ns/16ns | | | | | 3.0V r <sub>ON</sub> | 0.45W | | | | | 3.0V t <sub>ON</sub> /t <sub>OFF</sub> | 34ns/18ns | | | | | 1.8V r <sub>ON</sub> | 0.65W | | | | | 1.8V t <sub>ON</sub> /t <sub>OFF</sub> | 50ns/25ns | | | | | Package | 16 Ld 3x3 TQFN, 16 Ld TSSOP | | | | #### **Features** | ON-Resistance (r <sub>ON</sub> ) | |-------------------------------------------------------------| | - V+ = +4.3V | | - $V+ = +3.0V$ | | - V+ = +1.8V 0.65Ω | | • $r_{ON}$ Matching Between Channels | | • $r_{\mbox{ON}}$ Flatness Across Signal Range0.05 $\Omega$ | | • Single Supply Operation +1.65V to +4.5V | | • Low Power Consumption (PD) <0.68 $\mu W$ | | • Fast Switching Action (V+ = +4.3V) | | - t <sub>ON</sub> | | - t <sub>OFF</sub> | | Break-Before-Make | | • 1.8V Logic Compatible (+3V supply) | | • Low ICC Current when VinH is not at the V+ Rail | | • Available in 16 Ld 3x3 TQFN and 16 Ld TSSOP Packages | | ESD HBM Rating | | - COM Pins9kV | | - All Othe r Pins | | Pb-Free (RoHS compliant) | # **Applications** - · Battery-Powered, Handheld, and Portable Equipment - Cellular/Mobile Phones - Pagers - Laptops, Notebooks, Palmtops - Portable Test and Measurement - Medical Equipment - · Audio and Video Switching #### Related Literature - Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)" - Application Note AN557 "Recommended Test Procedures for Analog Switches" #### Pinouts (Note 1) #### Truth Table | LOGIC | NC SW | NO SW | |-------|-------|-------| | 0 | ON | OFF | | 1 | OFF | ON | NOTE: Logic "0" ≤0.5V. Logic "1" ≥1.4V with a 3V supply. # Pin Descriptions | PIN | FUNCTION | |-----|---------------------------------------------| | V+ | System Power Supply Input (+1.65V to +4.5V) | | GND | Ground Connection | | IN | Digital Control Input | | COM | Analog Switch Common Pin | | NO | Analog Switch Normally Open Pin | | NC | Analog Switch Normally Closed Pin | #### NOTE: 1. Switches Shown for Logic "0" Input. # **Ordering Information** | PART NUMBER<br>(Note) | PART MARKING | TEMP. RANGE<br>(°C) | PACKAGE<br>(Pb-Free) | PKG. DWG. # | |-----------------------|--------------|---------------------|------------------------------|-------------| | ISL84467IRTZ | 67TZ | -40 to +85 | 16 Ld 3x3 TQFN | L16.3x3A | | ISL84467IRTZ-T* | 67TZ | -40 to +85 | 16 Ld 3x3 TQFN Tape and Reel | L16.3x3A | | ISL84467IVZ | 84467 IVZ | -40 to +85 | 16 Ld TSSOP | M16.173 | | ISL84467IVZ-T* | 84467 IVZ | -40 to +85 | 16 Ld TSSOP Tape and Reel | M16.173 | <sup>\*</sup>Please refer to TB347 for details on reel specifications. NOTE: These Intersil Pb-Free plastic packaged products employ special Pb-Free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-Free soldering operations). Intersil Pb-Free products are MSL classified at Pb-Free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. FN6521.1 July 23, 2008 #### **Absolute Maximum Ratings** | V+ to GND0.5 to 5.5V | |------------------------------------------------------------------------------------| | Input Voltages | | NO, NC, IN (Note 2)0.5 to ((V+) + 0.5V) | | Output Voltages | | COM (Note 2)0.5 to ((V+) + 0.5V) | | Continuous Current NO, NC, or COM ±300mA | | Peak Current NO, NC, or COM | | (Pulsed 1ms, 10% Duty Cycle, Max) ±500mA | | ESD Rating: | | Human Body Model (COM <sub>X</sub> ) | | Human Body Model (NO $\chi$ , NC $\chi$ , IN $\chi$ , V+, GND) >6kV | | Machine Model (COM <sub>X</sub> ) | | Machine Model (NO <sub>X</sub> , NC <sub>X</sub> , IN <sub>X</sub> , V+, GND)>300V | | Charged Device Model | #### **Thermal Information** | Tł | nermal Resistance (Typical) | $\theta_{J}$ | <sub>A</sub> (°C/W) | |----|--------------------------------------------------|--------------|---------------------| | | TQFN Package (Note 3) | | 70 | | | TSSOP Package (Note 4) | | 115 | | M | aximum Storage Temperature Range | -65°C to | o +150°C | | Ρŀ | o-free reflow profile | see li | nk below | | | http://www.intersil.com/pbfree/Pb-FreeReflow.asp | ) | | #### **Operating Conditions** | Tanana anatura Danasa | <br>-40°C to +85°C | |-----------------------|--------------------| | Temperature Range | -4U*(, to +85*( | | | | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES: - 2. Signals on NC, NO, IN, or COM exceeding V+ or GND are clamped by internal diodes. Limit forward diode current to maximum current ratings. - 3. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379. - 4. θ<sub>JA</sub> is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details. ## **Electrical Specifications - 4.3V Supply** Test Conditions: V+ = +3.9V to +4.5V, GND = 0V, $V_{INH}$ = 1.6V, $V_{INL}$ = 0.5V (Note 5), Unless Otherwise Specified. | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(Notes 6, 9) | TYP | MAX<br>(Notes 6, 9) | UNITS | |-------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------|---------------------|------|---------------------|-------| | ANALOG SWITCH CHARACTERIS | STICS | Į. | 1 | | - | ı | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | 0 | | V+ | V | | ON-Resistance, r <sub>ON</sub> | $V+ = 3.9V$ , $I_{COM} = 100$ mA, $V_{NO}$ or $V_{NC} = 0V$ to $V+$ | 25 | | 0.4 | | Ω | | | (See Figure 5, Note 10) | Full | | 0.45 | | Ω | | r <sub>ON</sub> Matching Between Channels, | $V+ = 3.9V$ , $I_{COM} = 100$ mA, $V_{NO}$ or $V_{NC} = V$ oltage at | 25 | | 0.05 | | Ω | | $\Delta r_{ON}$ | max r <sub>ON</sub> (Notes 8, 10) | Full | | 0.06 | | Ω | | r <sub>ON</sub> Flatness, r <sub>FLAT(ON)</sub> | V+ = 3.9V, $I_{COM}$ = 100mA, $V_{NO}$ or $V_{NC}$ = 0V to V+ | 25 | | 0.05 | | Ω | | | (Notes 7, 10) | Full | | 0.05 | | Ω | | NO or NC OFF Leakage Current,<br>INO(OFF) or INC(OFF) | $V+ = 4.5V$ , $V_{COM} = 0.3V$ , $3V$ , $V_{NO}$ or $V_{NC} = 3V$ , $0.3V$ | 25 | -70 | | 70 | nA | | | | Full | -165 | | 165 | nA | | COM ON Leakage Current, | $V+=4.5V$ , $V_{COM}=0.3V$ , $3V$ , or $V_{NO}$ or $V_{NC}=0.3V$ , $3V$ | 25 | -70 | | 70 | nA | | I <sub>COM(ON)</sub> | | Full | -165 | | 165 | nA | | DYNAMIC CHARACTERISTICS | | Į. | | | - | | | Turn-ON Time, t <sub>ON</sub> | $V+=3.9V$ , $V_{NO}$ or $V_{NC}=3.0V$ , $R_L=50\Omega$ , $C_L=35pF$ | 25 | | 33 | | ns | | | (See Figure 1) | Full | | 38 | | ns | | Turn-OFF Time, t <sub>OFF</sub> | V+ = 3.9V, $V_{NO}$ or $V_{NC}$ = 3.0V, $R_L$ = 50 $\Omega$ , $C_L$ = 35pF | 25 | | 16 | | ns | | | (See Figure 1) | Full | | 21 | | ns | | Break-Before-Make Time Delay, t <sub>D</sub> | V+ = 4.5V, $V_{NO}$ or $V_{NC}$ = 3.0V, $R_L$ = 50 $\Omega$ , $C_L$ = 35pF (See Figure 3) | Full | | 3 | | ns | | Charge Injection, Q | $C_L = 1.0$ nF, $V_G = 0$ V, $R_G = 0$ $\Omega$ (See Figure 2) | 25 | | 248 | | pC | | OFF Isolation | $R_L = 50\Omega$ , $C_L = 5pF$ , $f = 100kHz$ , $V_{COM} = 1V_{RMS}$<br>(See Figure 4) | 25 | | 65 | | dB | intersil FN6521.1 July 23, 2008 # **Electrical Specifications - 4.3V Supply** Test Conditions: V+ = +3.9V to +4.5V, GND = 0V, $V_{INH}$ = 1.6V, $V_{INL}$ = 0.5V (Note 5), Unless Otherwise Specified. (Continued) | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(Notes 6, 9) | TYP | MAX<br>(Notes 6, 9) | UNITS | |----------------------------------------------------|-------------------------------------------------------------------------------------|--------------|---------------------|-------|---------------------|-------| | Crosstalk (Channel-to-Channel) | $R_L = 50\Omega$ , $C_L = 5pF$ , $f = 100kHz$ , $V_{COM} = 1V_{RMS}$ (See Figure 6) | 25 | | -85 | | dB | | Total Harmonic Distortion | $f = 20Hz$ to $20kHz$ , $V_{COM} = 2V_{P-P}$ , $R_L = 600\Omega$ | 25 | | 0.008 | | % | | NO or NC OFF Capacitance, COFF | $f = 1MHz$ , $V_{NO}$ or $V_{NC} = V_{COM} = 0V$ (See Figure 7) | 25 | | 38 | | pF | | COM ON Capacitance, C <sub>COM(ON)</sub> | $f = 1MHz$ , $V_{NO}$ or $V_{NC} = V_{COM} = 0V$ (See Figure 7) | 25 | | 102 | | pF | | POWER SUPPLY CHARACTERIST | rics | | , | | , | | | Power Supply Range | | Full | 1.65 | | 4.5 | V | | Positive Supply Current, I+ | V+ = +4.5V, V <sub>IN</sub> = 0V or V+ | 25 | | | 0.15 | μΑ | | | | Full | | | 1.4 | μΑ | | Positive Supply Current, I+ | V+ = +4.2V, V <sub>IN</sub> = 2.85V | 25 | | | 13 | μΑ | | DIGITAL INPUT CHARACTERISTIC | CS CS | | | | ı | | | Input Voltage Low, V <sub>INL</sub> | | Full | | | 0.5 | V | | Input Voltage High, V <sub>INH</sub> | | Full | 1.6 | | | V | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> | V+ = 4.5V, V <sub>IN</sub> = 0V or V+ | Full | -0.5 | | 0.5 | μΑ | # **Electrical Specifications - 3.0V Supply** Test Conditions: V+ = +2.7V to +3.3V, GND = 0V, $V_{INH}$ = 1.4V, $V_{INL}$ = 0.5V (Note 5), Unless Otherwise Specified. | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(Notes 6, 9) | TYP | MAX<br>(Notes 6, 9) | UNITS | |-------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------|---------------------|------|---------------------|-------| | ANALOG SWITCH CHARACTERI | STICS | <u>I</u> | <u>'</u> | | <b>'</b> | | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | 0 | | V+ | V | | ON-Resistance, r <sub>ON</sub> | $V+ = 2.7V$ , $I_{COM} = 100$ mA, $V_{NO}$ or $V_{NC} = 0V$ to $V+$ | 25 | | 0.55 | 0.75 | Ω | | | (See Figure 5, Note 10) | Full | | | 0.85 | Ω | | r <sub>ON</sub> Matching Between Channels, | $V+ = 2.7V$ , $I_{COM} = 100$ mA, $V_{NO}$ or $V_{NC} = Voltage$ at | 25 | | 0.08 | 0.19 | Ω | | $\Delta r_{ON}$ | max r <sub>ON</sub> (Notes 8, 10) | Full | | | 0.22 | Ω | | r <sub>ON</sub> Flatness, r <sub>FLAT(ON)</sub> | $V+ = 2.7V$ , $I_{COM} = 100$ mA, $V_{NO}$ or $V_{NC} = 0V$ to $V+$ | 25 | | 0.07 | 0.15 | Ω | | | (Notes 7, 10) | Full | | | 0.15 | Ω | | NO or NC OFF Leakage Current,<br>INO(OFF) or INC(OFF) | $V+ = 3.3V$ , $V_{COM} = 0.3V$ , $3V$ , $V_{NO}$ or $V_{NC} = 3V$ , $0.3V$ | 25 | | 1.1 | | nA | | | | Full | | 30 | | nA | | COM ON Leakage Current, | $V+ = 3.3V$ , $V_{COM} = 0.3V$ , $3V$ , or $V_{NO}$ or $V_{NC} = 0.3V$ , | 25 | | 1.5 | | nA | | ICOM(ON) | 3V, or Floating | Full | | 45 | | nA | | DYNAMIC CHARACTERISTICS | | | | | - | | | Turn-ON Time, t <sub>ON</sub> | V+ = 2.7V, $V_{NO}$ or $V_{NC}$ = 1.5V, $R_L$ = 50 $\Omega$ , $C_L$ = 35pF | 25 | | 34 | | ns | | | (See Figure 1) | Full | | 39 | | ns | | Turn-OFF Time, t <sub>OFF</sub> | V+ = 2.7V, $V_{NO}$ or $V_{NC}$ = 1.5V, $R_L$ = 50 $\Omega$ , $C_L$ = 35pF | 25 | | 18 | | ns | | | (See Figure 1) | Full | | 23 | | ns | | Break-Before-Make Time Delay, t <sub>D</sub> | V+ = 3.3V, V $_{NO}$ or V $_{NC}$ = 1.5V, R $_{L}$ = 50 $\Omega$ , C $_{L}$ = 35pF (See Figure 3) | Full | | 3 | | ns | | Charge Injection, Q | $C_L$ = 1.0nF, $V_G$ = 0V, $R_G$ = 0 $\Omega$ (See Figure 2) | 25 | | 126 | | рC | | OFF Isolation | $R_L = 50\Omega$ , $C_L = 5pF$ , $f = 100kHz$ , $V_{COM} = 1V_{RMS}$ (See Figure 4) | 25 | | 65 | | dB | intersil #### **Electrical Specifications - 3.0V Supply** Test Conditions: V + = +2.7V to +3.3V, GND = 0V, $V_{INH} = 1.4V$ , $V_{INL} = 0.5V$ (Note 5), Unless Otherwise Specified. **(Continued)** | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(Notes 6, 9) | TYP | MAX<br>(Notes 6, 9) | UNITS | |----------------------------------------------------|-------------------------------------------------------------------------------------|--------------|---------------------|-------|---------------------|-------| | Crosstalk (Channel-to-Channel) | $R_L = 50\Omega$ , $C_L = 5pF$ , $f = 100kHz$ , $V_{COM} = 1V_{RMS}$ (See Figure 6) | 25 | | -85 | | dB | | Total Harmonic Distortion | $f = 20Hz$ to $20kHz$ , $V_{COM} = 2V_{P-P}$ , $R_L = 600\Omega$ | 25 | | 0.012 | | % | | NO or NC OFF Capacitance,<br>C <sub>OFF</sub> | $f = 1MHz$ , $V_{NO}$ or $V_{NC} = V_{COM} = 0V$ (See Figure 7) | 25 | | 38 | | pF | | COM ON Capacitance, C <sub>COM(ON)</sub> | $f = 1MHz$ , $V_{NO}$ or $V_{NC} = V_{COM} = 0V$ (See Figure 7) | 25 | | 102 | | pF | | POWER SUPPLY CHARACTERIS | TICS | | | | | | | Positive Supply Current, I+ | V+ = 3.6V, V <sub>IN</sub> = 0V or V+ | 25 | | 0.021 | | μA | | | | Full | | 0.72 | | μA | | DIGITAL INPUT CHARACTERIST | ics | | | | | | | Input Voltage Low, V <sub>INL</sub> | | Full | | | 0.5 | V | | Input Voltage High, V <sub>INH</sub> | | Full | 1.4 | | | V | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> | V+ = 3.6V, V <sub>IN</sub> = 0V or V+ | Full | -0.5 | | 0.5 | μA | #### **Electrical Specifications - 1.8V Supply** Test Conditions: V+ = +1.65V to +2V, GND = 0V, $V_{INH}$ = 1.0V, $V_{INL}$ = 0.4V (Note 5), Unless Otherwise Specified. | PARAMETER | TEST CONDITIONS | | MIN<br>(Notes 6, 9) | TYP | MAX<br>(Notes 6, 9) | UNITS | |----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|---------------------|-----|---------------------|-------| | ANALOG SWITCH CHARACTERI | ISTICS | | | | | | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | 0 | | V+ | V | | ON-Resistance, r <sub>ON</sub> | $V+ = 1.8V$ , $I_{COM} = 100$ mA, $V_{NO}$ or $V_{NC} = 0V$ to $V+$ | 25 | | 0.7 | 0.9 | Ω | | | (See Figure 5, Note 10) | | | | 0.95 | Ω | | DYNAMIC CHARACTERISTICS | | | | | | | | Turn-ON Time, t <sub>ON</sub> | V+ = 1.65V, $V_{NO}$ or $V_{NC}$ = 1.0V, $R_L$ = 50 $\Omega$ , $C_L$ = 35pF (See Figure 1) | 25 | | 50 | | ns | | | | Full | | 55 | | ns | | Turn-OFF Time, t <sub>OFF</sub> | $V+ = 1.65V$ , $V_{NO}$ or $V_{NC} = 1.0V$ , $R_L = 50\Omega$ , $C_L = 35pF$ | 25 | | 25 | | ns | | | (See Figure 1) | | | 30 | | ns | | Break-Before-Make Time Delay, $t_{D}$ | V+ = 2.0V, V <sub>NO</sub> or V <sub>NC</sub> = 1.0V, R <sub>L</sub> = $50\Omega$ , C <sub>L</sub> = $35pF$ (See Figure 3) | Full | | 8 | | ns | | Charge Injection, Q | $C_L = 1.0$ nF, $V_G = 0$ V, $R_G = 0\Omega$ (See Figure 2) | 25 | | 48 | | рC | | DIGITAL INPUT CHARACTERIST | ics | • | , | | * | | | Input Voltage Low, V <sub>INL</sub> | | Full | | | 0.4 | V | | Input Voltage High, V <sub>INH</sub> | | Full | 1.0 | | | V | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> | V+ = 2.0V, V <sub>IN</sub> = 0V or V+ | Full | -0.5 | | 0.5 | μΑ | #### NOTES: - 5. $V_{IN}$ = input voltage to perform proper function. - 6. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet. - 7. Flatness is defined as the difference between maximum and minimum value of ON-resistance over the specified analog signal range. - 8. r<sub>ON</sub> matching between channels is calculated by subtracting the channel with the highest max r<sub>ON</sub> value from the channel with lowest max r<sub>ON</sub> value, between NC1 and NC2, NC3 and NC4 or between NO1 and NO2, NO3 and NO4. - 9. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. - 10. Limits established by characterization and are not production tested. #### Test Circuits and Waveforms Logic input waveform is inverted for switches that have the opposite logic sense. Repeat test for all switches. C<sub>L</sub> includes fixture and stray capacitance. $V_{OUT} = V_{(NO \text{ or NC})} \frac{R_L}{R_L + r_{ON}}$ FIGURE 1B. TEST CIRCUIT FIGURE 1A. MEASUREMENT POINTS FIGURE 1. SWITCHING TIMES FIGURE 2A. MEASUREMENT POINTS $v_{OUT}$ $R_{G}$ COM NO or NC $V_{G}$ GND IN $\mathsf{C}_\mathsf{L}$ **LOGIC** INPUT FIGURE 2B. TEST CIRCUIT C<sub>L</sub> includes fixture and stray capacitance. FIGURE 3A. MEASUREMENT POINTS 6 FIGURE 3B. TEST CIRCUIT FIGURE 3. BREAK-BEFORE-MAKE TIME intersil FN6521.1 July 23, 2008 #### Test Circuits and Waveforms (Continued) FIGURE 4. OFF ISOLATION TEST CIRCUIT FIGURE 6. CROSSTALK TEST CIRCUIT # **Detailed Description** The ISL84467 is a bidirectional, quad single pole/double throw (SPDT) analog switch that offers precise switching capability from a single 1.65V to 4.5V supply with low ON-resistance (0.39 $\Omega$ ) and high speed operation (t<sub>ON</sub> = 33ns, t<sub>OFF</sub> = 16ns). The device is especially well suited for portable battery powered equipment due to its low operating supply voltage (1.65V), low power consumption (6.3µW max), low leakage currents (165nA max), and the tiny TQFN package. The ultra low ON-resistance and rON flatness provide very low insertion loss and distortion to applications that require signal reproduction. #### External V+ Series Resistor For improved ESD and latch-up immunity, Intersil recommends adding a $100\Omega$ resistor in series with the V+ power supply pin of the ISL84467 IC (see Figure 8). During an overvoltage transient event, such as occurs during system level IEC 61000 ESD testing, substrate currents can be generated in the IC that can trigger parasitic SCR structures to FIGURE 5. $r_{ON}$ TEST CIRCUIT FIGURE 7. CAPACITANCE TEST CIRCUIT turn ON, creating a low impedance path from the V+ power supply to ground. This will result in a significant amount of current flow in the IC which can potentially create a latch-up state or permanently damage the IC. The external V+ resistor limits the current during this over-stress situation and has been found to prevent latch-up or destructive damage for many overvoltage transient events. Under normal operation, the sub-microamp IDD current of the IC produces an insignificant voltage drop across the $100\Omega$ series resistor resulting in no impact to switch operation or performance. intersil FN6521.1 July 23, 2008 FIGURE 8. V+ SERIES RESISTOR FOR ENHANCED ESD AND LATCH-UP IMMUNITY #### Supply Sequencing and Overvoltage Protection With any CMOS device, proper power supply sequencing is required to protect the device from excessive input currents which might permanently damage the IC. All I/O pins contain ESD protection diodes from the pin to V+ and to GND (see Figure 9). To prevent forward biasing these diodes, V+ must be applied before any input signals, and the input signal voltages must remain between V+ and GND. If these conditions cannot be guaranteed, then precautions must be implemented to prohibit the current and voltage at the logic pin and signal pins from exceeding the maximum ratings of the switch. The following two methods can be used to provide additional protection to limit the current in the event that the voltage at a signal pin or logic pin goes below ground or above the V+ rail. Logic inputs can be protected by adding a $1k\Omega$ resistor in series with the logic input (see Figure 9). The resistor limits the input current below the threshold that produces permanent damage, and the sub-microamp input current produces an insignificant voltage drop during normal operation. This method is not acceptable for the signal path inputs. Adding a series resistor to the switch input defeats the purpose of using a low $r_{ON}$ switch. Connecting Schottky diodes to the signal pins (as shown in Figure 9) will shunt the fault current to the supply or to ground, thereby protecting the switch. These Schottky diodes must be sized to handle the expected fault current. FIGURE 9. OVERVOLTAGE PROTECTION #### **Power-Supply Considerations** The ISL84467 construction is typical of most single supply CMOS analog switches, in that they have two supply pins: V+ and GND. V+ and GND drive the internal CMOS switches and set their analog voltage limits. Unlike switches with a 4.7V maximum supply voltage, the ISL84467 5.5V maximum supply voltage provides plenty of room for the 10% tolerance of 4.3V supplies, as well as room for overshoot and noise spikes. The minimum recommended supply voltage is 1.65V. It is important to note that the input signal range, switching times, and ON-resistance degrade at lower supply voltages. Refer to the "Electrical Specifications" tables starting on page 3 and the "Typical Performance Curves" starting on page 9 for details. V+ and GND also power the internal logic and level shifters. The level shifters convert the input logic levels to switched V+ and GND signals to drive the analog switch gate terminals. This family of switches cannot be operated with bipolar supplies, because the input switching point becomes negative in this configuration. #### Logic-Level Thresholds This switch family is 1.8V CMOS compatible (0.5V and 1.4V) over a supply range of 3.0V to 4.5V (see Figure 19). At 3.0V the $V_{\rm IL}$ level is about 0.53V. This is still above the 1.8V CMOS guaranteed low output maximum level of 0.5V, but noise margin is reduced. The digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails. Driving the digital input signals from GND to V+ with a fast transition time minimizes power dissipation. The ISL84467 has been designed to minimize the supply current whenever the digital input voltage is not driven to the supply rails (0V to V+). For example, driving the device with 2.85V logic (0V to 2.85V) while operating with a 4.2V supply the device draws only 12 $\mu$ A of current (see Figure 17 for V<sub>IN</sub> = 2.85V). #### High-Frequency Performance In $50\Omega$ systems, the ISL84467 has a -3dB bandwidth of 104MHz (see Figure 22). The frequency response is very consistent over a wide V+ range, and for varying analog signal levels. An OFF switch acts like a capacitor and passes higher frequencies with less attenuation, resulting in signal feedthrough from a switch's input to its output. Off isolation is the resistance to this feedthrough, while crosstalk indicates the amount of feedthrough from one switch to another. Figure 23 details the high off isolation and crosstalk rejection provided by this part. At 100kHz, off isolation is about 65dB in $50\Omega$ systems, decreasing approximately 20dB per decade as frequency increases. Higher load impedances decrease off isolation and crosstalk rejection due to the voltage divider action of the switch OFF impedance and the load impedance. #### Leakage Considerations Reverse ESD protection diodes are internally connected between each analog-signal pin and both V+ and GND. One of these diodes conducts if any analog signal exceeds V+ or GND. Virtually all the analog leakage current comes from the ESD diodes to V+ or GND. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced, they are reverse biased differently. Each is biased by either V+ or GND and the analog signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the V+ and GND pins constitutes the analog signal path leakage current. All analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of the same or opposite polarity. There is no connection between the analog signal paths and V+ or GND. # Typical Performance Curves T<sub>A</sub> = +25°C, unless otherwise specified. FIGURE 10. ON-RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE FIGURE 11. ON-RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE FIGURE 12. ON-RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE FIGURE 13. ON-RESISTANCE vs SWITCH VOLTAGE intersil FN6521.1 July 23, 2008 # Typical Performance Curves $T_A = +25$ °C, unless otherwise specified. (Continued) FIGURE 14. ON-RESISTANCE vs SWITCH VOLTAGE FIGURE 15. ON-RESISTANCE vs SWITCH VOLTAGE FIGURE 16. ON-RESISTANCE vs SWITCH VOLTAGE FIGURE 17. SUPPLY CURRENT vs VLOGIC VOLTAGE FIGURE 18. CHARGE INJECTION vs SWITCH VOLTAGE FIGURE 19. DIGITAL SWITCHING POINT vs SUPPLY VOLTAGE # Typical Performance Curves $T_A = +25$ °C, unless otherwise specified. (Continued) FIGURE 20. TURN-ON TIME vs SUPPLY VOLTAGE FIGURE 22. FREQUENCY RESPONSE FIGURE 23. CROSSTALK AND OFF ISOLATION #### Die Characteristics ## SUBSTRATE POTENTIAL (POWERED UP): GND (QFN Paddle Connection: To Ground or Float) # TRANSISTOR COUNT: 228 #### **PROCESS:** Si Gate CMOS FN6521.1 July 23, 2008 # Thin Shrink Small Outline Plastic Packages (TSSOP) #### NOTES: - These package dimensions are within allowable dimensions of JEDEC MO-153-AB, Issue E. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Dimension "E1" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side. - 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch). - 10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. (Angles in degrees) M16.173 16 LEAD THIN SHRINK SMALL OUTLINE PLASTIC PACKAGE | | INC | | | | | |--------|-----------|-------|-------------|------|-------| | | INCHES | | MILLIMETERS | | | | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | - | 0.043 | - | 1.10 | - | | A1 | 0.002 | 0.006 | 0.05 | 0.15 | - | | A2 | 0.033 | 0.037 | 0.85 | 0.95 | - | | b | 0.0075 | 0.012 | 0.19 | 0.30 | 9 | | С | 0.0035 | 0.008 | 0.09 | 0.20 | - | | D | 0.193 | 0.201 | 4.90 | 5.10 | 3 | | E1 | 0.169 | 0.177 | 4.30 | 4.50 | 4 | | е | 0.026 BSC | | 0.65 BSC | | - | | Е | 0.246 | 0.256 | 6.25 | 6.50 | - | | L | 0.020 | 0.028 | 0.50 | 0.70 | 6 | | N | 16 | | 16 | | 7 | | α | 0° | 8° | 0° | 8° | - | Rev. 1 2/02 # Thin Quad Flat No-Lead Plastic Package (TQFN) Thin Micro Lead Frame Plastic Package (TMLFP) L16.3x3A 16 LEAD THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE | | MILLIMETERS | | | | | |--------|-------------|---------|------|----------|--| | SYMBOL | MIN | NOMINAL | MAX | NOTES | | | Α | 0.70 | 0.75 | 0.80 | - | | | A1 | - | - | 0.05 | - | | | A2 | - | - | 0.80 | 9 | | | А3 | | 9 | | | | | b | 0.18 | 0.23 | 0.30 | 5, 8 | | | D | | - | | | | | D1 | | 9 | | | | | D2 | 1.35 | 1.50 | 1.65 | 7, 8, 10 | | | Е | | - | | | | | E1 | | 9 | | | | | E2 | 1.35 | 1.50 1 | | 7, 8, 10 | | | е | 0.50 BSC | | | - | | | k | 0.20 | - | - | - | | | L | 0.30 | 0.40 | 0.50 | 8 | | | N | | 2 | | | | | Nd | | 3 | | | | | Ne | 4 | | | 3 | | | Р | - | - | 0.60 | 9 | | | θ | - | - | 12 | 9 | | Rev. 0 6/04 #### NOTES: - 1. Dimensioning and tolerancing conform to ASME Y14.5-1994. - 2. N is the number of terminals. - 3. Nd and Ne refer to the number of terminals on each D and E. - 4. All dimensions are in millimeters. Angles are in degrees. - 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. - Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance. - 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389. - Features and dimensions A2, A3, D1, E1, P & 0 are present when Anvil singulation method is used and not present for saw singulation. - Compliant to JEDEC MO-220WEED-2 Issue C, except for the E2 and D2 MAX dimension. All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: # **Intersil**: